#### **Features** - Organization: 524,288 words $\times$ 32 or 36 bits - $\bullet$ NTD $^{^{TM}1}$ architecture for efficient bus operation - Fast clock speeds to 200 MHz in LVTTL/LVCMOS - Fast clock to data access: 3/3.4/3.8 ns - Fast $\overline{\text{OE}}$ access time: 3/3.4/3.8 ns - Fully synchronous operation - Flow-through or pipelined mode - Asynchronous output enable control - 1. $\mathrm{NTD}^{\mathrm{TM}}$ is a trademark of Alliance Semiconductor Corporation. - Available in 100-pin TQFP and 165-ball BGA package - Byte write enables - Clock enable for operation hold - Multiple chip enables for easy expansion - 3.3V core power supply - 2.5V or 3.3V I/O operation with separate V<sub>DDO</sub> - Self-timed write cycles - Interleaved or linear burst modes - Snooze mode for standby operation ## Logic block diagram ## **Selection guide** | | -200 | -166 | -133 | Units | |-------------------------------------|------|------|------|-------| | Minimum cycle time | 5 | 6 | 7.5 | ns | | Maximum pipelined clock frequency | 200 | 166 | 133 | MHz | | Maximum pipelined clock access time | 3.0 | 3.4 | 3.8 | ns | | Maximum operating current | 400 | 350 | 325 | mA | | Maximum standby current | 130 | 120 | 110 | mA | | Maximum CMOS standby current (DC) | 70 | 70 | 70 | mA | # Pin and ball assignment ## 165-ball BGA - top view | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|-----|-----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------|-----|------| | A | NC | Α | CE0 | BWc | BWb | CE2 | CEN | ADV/LD | Α | Α | NC | | В | NC | Α | CE1 | BWd | BWa | CLK | R/W | ŌĒ | Α | Α | NC | | C | DQPc | NC | $V_{DDQ}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DDQ}$ | NC | DQPb | | D | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | E | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | F | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | G | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | H | FT | NC | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | K | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | L | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | M | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | N | DQPd | NC | $V_{DDQ}$ | V <sub>SS</sub> | NC | NC | NC | V <sub>SS</sub> | $V_{DDQ}$ | NC | DQPa | | P | NC | NC | Α | Α | TDI | A1 <sup>1</sup> | TDO | Α | Α | Α | NC | | R | LBO | NC | Α | Α | TMS | A0 <sup>1</sup> | TCK | Α | Α | Α | Α | 1 AO and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired. ## 100-pin TQFP - top view Note: For pins 1, 30, 51, and 80, NC applies to the x32 configuration. DQPn applies to the x36 configuration. ### **Functional description** The AS7C33512NTD32A/36A family is a high performance CMOS 16 Mbit synchronous Static Random Access Memory (SRAM) organized as $524,288 \text{ words} \times 32 \text{ or } 36 \text{ bits}$ and incorporates a LATE LATE Write. This variation of the 16Mb+ synchronous SRAM uses the No Turnaround Delay (NTD $^{\text{TM}}$ ) architecture, featuring an enhanced write operation that improves bandwidth over pipelined burst devices. In a normal pipelined burst device, the write data, command, and address are all applied to the device on the same clock edge. If a read command follows this write command, the system must wait for two 'dead' cycles for valid data to become available. These dead cycles can significantly reduce overall bandwidth for applications requiring random access or read-modify-write operations. NTD<sup>TM</sup> devices use the memory bus more efficiently by introducing a write latency which matches the two-cycle pipelined or one-cycle flow-through read latency. Write data is applied two cycles after the write command and address, allowing the read pipeline to clear. With NTD<sup>TM</sup>, write and read operations can be used in any order without producing dead bus cycles. Assert $R/\overline{W}$ low to perform write cycles. Byte write enable controls write access to specific bytes, or can be tied low for full 18 bit writes. Write enable signals, along with the write address, are registered on a rising edge of the clock. Write data is applied to the device two clock cycles later. Unlike some asynchronous SRAMs, output enable $\overline{OE}$ does not need to be toggled for write operations; it can be tied low for normal operations. Outputs go to a high impedance state when the device is de-selected by any of the three chip enable inputs. In pipelined mode, a two cycle deselect latency allows pending read or write operations to be completed. Use the ADV (burst advance) input to perform burst read, write and deselect operations. When ADV is high, external addresses, chip select, R/W pins are ignored, and internal address counters increment in the count sequence specified by the $\overline{LBO}$ control. Any device operations, including burst, can be stalled using the $\overline{CEN}=1$ , the clock enable input. The AS7C33512NTD32A/36A operates with a 3.3V $\pm$ 5% power supply for the device core (V<sub>DD</sub>). DQ circuits use a separate power supply (V<sub>DDQ</sub>) that operates across 3.3V or 2.5V ranges. These devices are available in a 100-pin TQFP package and 165 BGA Ball Grid Array package. #### **Capacitance** | Parameter | Symbol | Signals | Test conditions | Max | Unit | |-------------------|-----------|--------------------------|-------------------------|-----|------| | Input capacitance | $C_{IN}$ | Address and control pins | $V_{in} = 0V$ | 5 | pF | | I/O capacitance | $C_{I/O}$ | I/O pins | $V_{in} = V_{out} = 0V$ | 7 | pF | ### **Burst order** | Interleav | Linear burst order LBO = 0 | | | | | | | | | |------------------|----------------------------|-------|-------|-------|------------------|-------|-------|-------|-------| | | A1 A0 | A1 A0 | A1 A0 | A1 A0 | | A1 A0 | A1 A0 | A1 A0 | A1 A0 | | Starting address | 0 0 | 0 1 | 1 0 | 1 1 | Starting Address | 0 0 | 0 1 | 1 0 | 1 1 | | First increment | 0 1 | 0 0 | 1 1 | 1 0 | First increment | 0 1 | 1 0 | 1 1 | 0 0 | | Second increment | 1 0 | 1 1 | 0 0 | 0 1 | Second increment | 1 0 | 1 1 | 0 0 | 0 1 | | Third increment | 1 1 | 1 0 | 0 1 | 0 0 | Third increment | 1 1 | 0 0 | 0 1 | 1 0 | ## **Signal descriptions** | Signal | <b>I/O</b> | <b>Properties</b> | Description | |------------------|------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | I | CLOCK | Clock. All inputs except OE, FT, LBO, and ZZ are synchronous to this clock. | | CEN | I | SYNC | Clock enable. When de-asserted high, the clock input signal is masked. | | A, A0, A1 | I | SYNC | Address. Sampled when all chip enables are active and ADV/LD is asserted. | | DQ[a,b,c,d] | I/O | SYNC | Data. Driven as output when the chip is enabled and $\overline{OE}$ is active. | | CEO, CE1,<br>CE2 | I | SYNC | Synchronous chip enables. Sampled at the rising edge of CLK, when ADV/ $\overline{LD}$ is asserted. Are ignored when ADV/ $\overline{LD}$ is high. | | ADV/LD | I | SYNC | Advance or Load. When sampled high, the internal burst address counter will increment in the order defined by the LBO input value. (refer to table on page 2) When low, a new address is loaded. | | R/W | I | SYNC | A high during LOAD initiates a READ operation. A low during LOAD initiates a WRITE operation. Is ignored when ADV/ $\overline{\text{LD}}$ is high. | | BW[a,b,c,d] | I | SYNC | Byte write enables. Used to control write on individual bytes. Sampled along with WRITE command and BURST WRITE. | | <del>OE</del> | I | ASYNC | Asynchronous output enable. I/O pins are not driven when $\overline{\text{OE}}$ is inactive. | | LBO | I | STATIC | Count mode. When driven high, count sequence follows Intel XOR convention. When driven low, count sequence follows linear convention. This input should be static when the device is in operation. | | FT | I | STATIC | Flow-through mode. When low, enables single register flow-through mode. Connect to $V_{DD}$ if unused or for pipelined operation. | | TDO | 0 | SYNC | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. (BGA only) | | TDI | I | SYNC | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. (BGA only) | | TMS | I | SYNC | This pin controls the Test Access Port state machine. Sampled on the rising edge of TCK. (BGA only) | | TCK | О | SYNC | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. (BGA only) | | ZZ | I | ASYNC | Snooze. Places device in low power mode; data is retained. Connect to GND if unused. | | NC | ı | - | No connects. | ## **Absolute maximum ratings** | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------|-------------------------------------|------|---------------------|------| | Power supply voltage relative to GND | $V_{\mathrm{DD}}, V_{\mathrm{DDQ}}$ | -0.5 | +4.6 | V | | Input voltage relative to GND (input pins) | V <sub>IN</sub> | -0.5 | $V_{DD} + 0.5$ | V | | Input voltage relative to GND (I/O pins) | V <sub>IN</sub> | -0.5 | $V_{\rm DDQ} + 0.5$ | V | | Power dissipation | $P_{\mathrm{D}}$ | _ | 1.8 | W | | DC output current | I <sub>OUT</sub> | _ | 50 | mA | | Storage temperature (plastic) | T <sub>stg</sub> | -65 | +150 | оС | | Temperature under bias (junction) | T <sub>bias</sub> | -65 | +150 | оС | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect reliability. ## **Synchronous truth table** | <b>CEO</b> | CE1 | CE2 | ADV/LD | R/W | BW[a,b] | <b>OE</b> | CEN | Address source | CLK | Operation | |------------|-----|-----|--------|-----|----------------|-----------|-----|----------------|--------|--------------------| | Н | X | X | L | X | X | X | L | NA | L to H | Deselect, high-Z | | X | L | X | L | X | X | X | L | NA | L to H | Deselect, high-Z | | X | X | Н | L | X | X | X | L | NA | L to H | Deselect, high-Z | | L | Н | L | L | Н | X | X | L | External | L to H | Begin read | | L | Н | L | L | L | L | X | L | External | L to H | Begin write | | X | X | X | Н | X | X <sup>1</sup> | X | L | Burst counter | L to H | Burst <sup>2</sup> | | X | X | X | X | X | X | X | Н | Stall | L to H | Inhibit the CLK | <sup>1</sup> Should be low for burst write, unless specific bytes need to be inhibited Key: X = don't care, L = low, H = high ## **State diagram for NTD SRAM** ## **Recommended operating conditions** | Parai | neter | Symbol | Min | Nominal | Max | Unit | |-----------------------------|-----------------|-----------------------------|-------------|---------|---------------------|------| | Supply voltage | | $V_{\mathrm{DD}}$ | 3.135 | 3.3 | 3.465 | V | | Supply voltage | uppry voltage | | GND 0.0 0.0 | | 0.0 | Ţ v | | 3.3V I/O suppl | v voltago | $V_{ m DDQ}$ | 2.375 | 3.3 | 3.465 | V | | 3.3 v 1/ O suppi | y voitage | $\mathrm{GND}_{\mathrm{Q}}$ | 0.0 | 0.0 | 0.0 | , v | | 2.5V I/O suppl | v voltago | $V_{ m DDQ}$ | 2.35 | 2.5 | 2.65 | V | | 2.3 v 1/ O suppi | y voitage | $\mathrm{GND}_{\mathrm{Q}}$ | 0.0 | 0.0 | 0.0 | ] | | | Address and | $V_{\mathrm{IH}}$ | 2.0 | _ | $V_{DD} + 0.3$ | V | | Input voltages <sup>1</sup> | control pins | $V_{\mathrm{IL}}$ | $-0.5^{2}$ | _ | 0.7 | ] | | input voitages | I/O pins | V <sub>IH</sub> | 2.0 | _ | $V_{\rm DDQ} + 0.3$ | V | | 17 O pms | | $V_{\rm IL}$ | $-0.5^2$ | _ | 0.7 | ] | | Ambient operat | ing temperature | T <sub>A</sub> | 0 | _ | 70 | ° C | <sup>1</sup> Input voltage ranges apply to 3.3 V I/O operation. For 2.5 V operation, contact factory for input specifications. <sup>2</sup> Refer to state diagram below. $<sup>2</sup> V_{IL} min = -2.0 V$ for pulse width less than $0.2 x t_{RC}$ . # DC electrical characteristics for 3.3V I/O operation | | | | 20 | 00 | 16 | <b>36</b> | 13 | 33 | | |---------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------|-----|-----|------| | Parameter | Sym | Test conditions | Min | Max | Min | Max | Min | Max | Unit | | Input leakage current <sup>1</sup> | I <sub>LI</sub> | $V_{DD} = Max$ , $V_{in} = GND$ to $V_{DD}$ | -2 | 2 | -2 | 2 | -2 | 2 | μA | | Output leakage current | I <sub>LO</sub> | $\overline{OE} \ge V_{IH,} V_{DD} = Max,$ $V_{out} = GND \text{ to } V_{DD}$ | -2 | 2 | -2 | 2 | -2 | 2 | μА | | Operating power supply current <sup>2</sup> | I <sub>CC</sub> | | 1 | 400 | 1 | 350 | 1 | 325 | mA | | | $I_{SB}$ | Deselected, $f = f_{max}$ | - | 130 | - | 120 | - | 110 | | | Standby power supply | I <sub>SB1</sub> | $\begin{array}{c} Deselected, \ f=0, \\ all \ V_{IN} \leq 0.2V \ or \geq V_{DD} - 0.2V \end{array}$ | 1 | 70 | 1 | 70 | 1 | 70 | mA | | current | $I_{SB2}$ | $\begin{aligned} & \text{Deselected, } f = f_{Max}, \\ & \text{ZZ} \geq V_{DD} - 0.2 \text{V,} \\ & \text{all } V_{IN} \leq V_{IL} \text{ or } \geq V_{IH} \end{aligned}$ | I | 60 | I | 60 | 1 | 60 | | | Output voltage | $V_{OL}$ | $I_{OL} = 8 \text{ mA}, V_{DDQ} = 3.6 \text{V}$ | _ | 0.4 | ı | 0.4 | - | 0.4 | V | | Output voitage | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{DDQ} = 3.0 \text{V}$ | 2.0 | _ | 2.4 | _ | 2.4 | _ | , | <sup>1</sup> $\overline{LBO}$ , $\overline{FTX}$ , and ZZX pins and the 165 BGA JTAG pins (TMSX, TDIX, and TCKX) have an internal pull-up, and input leakage = $\pm 10 \mu A$ . ## DC electrical characteristics for 2.5V I/O operation | | | | 200 | | 166 | | 133 | | | |------------------------|-----------------|-------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------| | Parameter | Sym | Test conditions | Min | Max | Min | Max | Min | Max | Unit | | Output leakage current | I <sub>LO</sub> | $ \overline{OE} \ge V_{IH, V_{DD}} = Max, V_{out} = GND \text{ to } V_{DD} $ | -1 | 1 | -1 | 1 | -1 | 1 | μА | | Output voltage | $V_{OL}$ | $I_{OL} = 2 \text{ mA}, V_{DDQ} = 2.65 V$ | - | 0.7 | 1 | 0.7 | - | 0.7 | V | | Output voltage | $V_{OH}$ | $I_{OH} = -2 \text{ mA}, V_{DDQ} = 2.35 \text{V}$ | 1.7 | _ | 1.7 | _ | 1.7 | _ | • | <sup>2</sup> $I_{CC}$ given with no output loading $I_{CC}$ increases with faster cycle times and greater output loading # Timing characteristics over operating range | | | 20 | 00 | 10 | 66 | 13 | 33 | | | |-----------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|------|--------------------| | Parameter | Sym | Min | Max | Min | Max | Min | Max | Unit | Notes <sup>1</sup> | | Clock frequency | $F_{MAX}$ | 1 | 200 | _ | 166 | - | 133 | MHz | | | Cycle time (pipelined mode) | t <sub>CYC</sub> | 5 | - | 6 | - | 7.5 | - | ns | | | Cycle time (flow-through mode) | t <sub>CYCF</sub> | 7.5 | - | 8.5 | - | 12 | - | ns | | | Clock access time (pipelined mode) | t <sub>CD</sub> | - | 3.0 | - | 3.4 | - | 3.8 | ns | | | Clock access time (flow-through mode) | t <sub>CDF</sub> | - | 7.5 | - | 8.5 | - | 10 | ns | | | Output enable low to data valid | t <sub>OE</sub> | _ | 3.0 | _ | 3.4 | _ | 3.8 | ns | | | Clock high to output low Z | $t_{LZC}$ | 0 | _ | 0 | _ | 0 | _ | ns | 2,3,4 | | Data output invalid from clock high | t <sub>OH</sub> | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | 2 | | Output enable low to output low Z | t <sub>LZOE</sub> | 0 | _ | 0 | _ | 0 | _ | ns | 2,3,4 | | Output enable high to output high Z | t <sub>HZOE</sub> | _ | 3.0 | _ | 3.4 | _ | 3.8 | ns | 2,3,4 | | Clock high to output high Z | t <sub>HZC</sub> | _ | 3.0 | _ | 3.4 | _ | 3.8 | ns | 2,3,4 | | Output enable high to invalid output | t <sub>OHOE</sub> | 0 | _ | 0 | _ | 0 | _ | ns | | | Clock high pulse width | t <sub>CH</sub> | 1.8 | - | 1.8 | - | 2.4 | - | ns | 5 | | Clock low pulse width | $t_{CL}$ | 1.8 | - | 2.2 | - | 2.4 | - | ns | 5 | | Address and Control setup to clock high | t <sub>AS</sub> | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | 6 | | Data setup to clock high | t <sub>DS</sub> | 1.4 | - | 1.5 | - | 1.5 | - | ns | 6 | | Write setup to clock high | t <sub>WS</sub> | 1.4 | - | 1.5 | - | 1.5 | _ | ns | 6, 7 | | Chip select setup to clock high | t <sub>CSS</sub> | 1.4 | _ | 1.5 | _ | 1.5 | _ | ns | 6, 8 | | Address hold from clock high | t <sub>AH</sub> | 0.4 | - | 0.5 | - | 0.5 | - | ns | 6 | | Data hold from clock high | t <sub>DH</sub> | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | 6 | | Write hold from clock high | t <sub>WH</sub> | 0.4 | - | 0.5 | - | 0.5 | - | ns | 6, 7 | | Chip select hold from clock high | t <sub>CSH</sub> | 0.4 | - | 0.5 | - | 0.5 | - | ns | 6, 8 | | Clock enable setup to clock high | t <sub>CENS</sub> | 1.4 | - | 1.5 | - | 1.5 | - | ns | 6 | | Clock enable hold from clock high | t <sub>CENH</sub> | 0.4 | - | 0.5 | - | 0.5 | - | ns | 6 | | ADV setup to clock high | t <sub>ADVS</sub> | 1.4 | - | 1.5 | - | 1.5 | - | ns | 6 | | ADV hold from clock high | t <sub>ADVH</sub> | 0.4 | - | 0.5 | _ | 0.5 | - | ns | 6 | 1 See "Notes" on page 17 ### IEEE 1149.1 serial boundary scan (JTAG) The SRAM incorporates a serial boundary scan test access port (TAP). The port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. The inclusion of these functions would place an added delay in the critical speed path of the SRAM. The TAP controller functionality does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. It uses JEDEC-standard 2.5V I/O logic levels. The SRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register. ## Disabling the JTAG feature If the JTAG function is not being implemented, its pins/balls can be left unconnected. At power-up, the device will come up in a reset state which will not interfere with the operation of the device. ### TAP controller state diagram ## LOGIC RUN-TEST/ IDLE SELECT SELECT IR-SCAN DR-SCAN CAPTURE-DR CAPTURE-IR 0 0 SHIFT-DR SHIFT-IR EXIT1-DR EXIT1-IR PAUSE-IR PAUSE-DR EXIT2-DR EXIT2-IR UPDATE-IR UPDATE-DR Note: The 0 or 1 next to each state represents the value of TMS at the rising edge of TCK. ### TAP controller block diagram $^{1}$ x = 51 for the x18 configuration, x = 70 for the x36 configuration. ## Test access port (TAP) #### **Test clock (TCK)** The test clock is used with only the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### **Test mode select (TMS)** The TAP controller receives commands from TMS input. It is sampled on the rising edge of TCK. You can leave this pin/ball unconnected if the TAP is not used. The pin/ball is pulled up internally, resulting in a logic high level. #### Test data-in (TDI) The TDI pin/ball serially inputs information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. #### **Test data-out (TDO)** The TDO output pin/ball serially clocks data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See the TAP Controller State Diagram.) ### **Performing a TAP RESET** You can perform a RESET by forcing TMS high $(V_{DD})$ for five rising edges of TCK. This RESET does not affect the operation of the SRAM and can be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a high-Z state. ### **TAP registers** Registers are connected between the TDI and TDO pins/balls. They allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI pin/ball on the rising edge of TCK. Data is output on the TDO pin/ball on the falling edge of TCK. ### **Instruction register** You can serially load three-bit instructions into the instruction register. The register is loaded when it is placed between the TDI and TDO pins/balls as shown in the TAP Controller Block Diagram. The instruction register is loaded with the IDCODE instruction at power up and also if the controller is placed in a reset state, as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level series test data path. #### **Bypass register** To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO pins/balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set low (Vss) when the BYPASS instruction is executed. #### **Boundary scan register** The boundary scan register is connected to all the input and bidirectional pins/balls on the SRAM. The x36 configuration has a 70-bit-long register and the x18 configuration has a 51-bit-long register. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins/balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/RELOAD, and SAMPLE Z instructions can be used to capture the contents of the I/O ring The boundary scan order table shows the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The most significant bit (MSB) of the register is connected to TDI, and the least significant bit (LSB) is connected to TDO. #### **Identification (ID) register** The ID register has a vendor code and other information described in the Identification register definitions table. The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. #### TAP instruction set Eight different instructions are possible with the 3-bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are reserved and should not be used. Note that the TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data, or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD. Instead, it performs a capture of the I/O ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins/balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** The EXTEST instruction, which executes whenever the instruction register is loaded with all 0s, is not implemented in this SRAM TAP controller. The TAP controller, however, does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a high-Z state. EXTEST is a mandatory 1149.1 instruction. this device, therefore, is not compliant with 1149.1. #### **IDCODE** The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins/balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. #### **SAMPLE Z** The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins/balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a high-Z state. #### SAMPLE/PRELOAD When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional pins/balls is captured in the boundary scan register. Note that the SAMPLE/PRELOAD is a 1149.1 mandatory instruction, but the PRELOAD portion of this instruction is not implemented in this device. The TAP controller, therefore, is not fully 1149.1 compliant. Be aware that the TAP controller clock can operate only at a frequency up to 10 Mhz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output can undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register captures the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time ( $t_{CS}$ plus $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is possible to capture all other signals and ignore the value of the CK and CK# captured in the bounder scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. #### **BYPASS** The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between TDI and TDO. #### Reserved Do not use a reserved instruction. These instructions are not implemented but are reserved for future use. ## **TAP timing diagram** ### **TAP AC electrical characteristics** For notes 1 and 2, $+10^{\circ}\text{C} \le T_J \le +110^{\circ}\text{C}$ and $+2.4\text{V} \le \text{V}_{DD} \le +2.6\text{V}$ . | Description | Symbol | Min | Max | Units | |-------------------------|------------------------------|-----|-----|-------| | Clock | | • | • | | | Clock cycle time | t <sub>THTH</sub> | 100 | | ns | | Clock frequency | $f_{TF}$ | | 10 | MHz | | Clock high time | t <sub>THTL</sub> | 40 | | ns | | Clock low time | t <sub>TLTH</sub> | 40 | | ns | | <b>Output Times</b> | | | | | | TCK low to TDO unknown | t <sub>TLOX</sub> | 0 | | ns | | TCK low to TDO valid | t <sub>TLOV</sub> | | 20 | ns | | TDI valid to TCK high | t <sub>DVTH</sub> | 10 | | ns | | TCK high to TDI invalid | t <sub>THDX</sub> | 10 | | ns | | Setup Times | | • | • | | | TMS setup | t <sub>MVTH</sub> | 10 | | ns | | Capture setup | t <sub>CS</sub> <sup>1</sup> | 10 | | ns | | Hold Times | | • | • | • | | TMS hold | t <sub>THMX</sub> | 10 | | ns | | Capture hold | t <sub>CH</sub> <sup>1</sup> | 10 | | ns | $<sup>1\</sup> t_{\text{CS}}$ and $t_{\text{CH}}$ refer to the setup and hold time requirements of latching data from the boundary scan register. $<sup>^2</sup>$ Test conditions are specified using the load in the figure TAP AC output load equivalent. #### **TAP AC test conditions** ### TAP AC output load equivalent ## 3.3V V<sub>DD</sub>, TAP DC electrical characteristics and operating conditions $(+10^{0}\text{C} \leq T_{J} \leq +110^{0}\text{C}$ and $+3.135\text{V} \leq V_{DD} \leq +3.465\text{V}$ unless otherwise noted) | Description | Conditions | Symbol | Min | Max | Units | Notes | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------------|-------|-------| | Input high (logic 1) voltage | | $V_{\mathrm{IH}}$ | 2.0 | $V_{DD} + 0.3$ | V | 1, 2 | | Input low (logic 0) voltage | | $V_{IL}$ | -0.3 | 0.8 | V | 1, 2 | | Input leakage current | $0V \le V_{IN} \le V_{DD}$ | IL <sub>I</sub> | -5.0 | 5.0 | μΑ | | | Output leakage current | $\label{eq:continuous} \begin{array}{c} \text{Outputs disabled,} \\ \text{0V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DDQ}}(\text{DQx}) \end{array}$ | $IL_{O}$ | -5.0 | 5.0 | μА | | | Output low voltage | $I_{OLC} = 100 \mu A$ | V <sub>OL1</sub> | | 0.7 | V | 1 | | Output low voltage | $I_{OLT} = 2mA$ | V <sub>OL2</sub> | | 0.8 | V | 1 | | Output high voltage | $I_{OHS} = -100\mu A$ | V <sub>OH1</sub> | 2.9 | | V | 1 | | Output high voltage | $I_{OHT} = -2mA$ | $V_{OH2}$ | 2.0 | | V | 1 | ## 2.5V V<sub>DD</sub>, TAP DC electrical characteristics and operating conditions $(+10^{o}C \le T_{J} \le +110^{o}C \text{ and } +2.4V \le V_{DD} \le +2.6V \text{ unless otherwise noted})$ | Description | Conditions | Symbol | Min | Max | Units | Notes | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------------|-------|-------| | Input high (logic 1) voltage | | $V_{\mathrm{IH}}$ | 1.7 | $V_{DD} + 0.3$ | V | 1, 2 | | Input low (logic 0) voltage | | $V_{ m IL}$ | -0.3 | 0.7 | V | 1, 2 | | Input leakage current | $0V \le V_{IN} \le V_{DD}$ | IL <sub>I</sub> | -5.0 | 5.0 | μA | | | Output leakage current | $\begin{array}{c} \text{Outputs disabled,} \\ \text{OV} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DDQ}}(\text{DQx}) \end{array}$ | IL <sub>O</sub> | -5.0 | 5.0 | μΑ | | | Output low voltage | $I_{OLC} = 100 \mu A$ | V <sub>OL1</sub> | | 0.2 | V | 1 | | Output low voltage | $I_{OLT} = 2mA$ | V <sub>OL2</sub> | | 0.7 | V | 1 | | Output high voltage | $I_{OHS} = -100\mu A$ | V <sub>OH1</sub> | 2.1 | | V | 1 | | Output high voltage | $I_{OHT} = -2mA$ | V <sub>OH2</sub> | 1.7 | | V | 1 | 1. All voltage referenced to $V_{SS}(GND)$ . 2. Overshoot: $V_{IH}(AC) \le V_{DD} + 1.5V$ for $t \le {}^tKHKH/2$ Undershoot: $V_{IL}(AC) \ge -0.5$ for $t \le {}^{t}KHKH/2$ Power-up: $V_{IH} \le +2.6 V$ and $V_{DD} \le 2.4 V$ and $V_{DDQ} \le 1.4 V$ for $t \le 200 ms$ During normal operation, $V_{DDQ}$ must not exceed $V_{DD}$ Control input signals (such as $\overline{LD}$ , $R/\overline{W}$ , etc.) may not have pulsed widths less than $t_{KHKL}(Min)$ or operate at frequencies exceeding $f_{KF}(Max)$ . # **Identification register definitions** | Instruction field | 512K x 32/36 | Description | |------------------------------------|--------------|----------------------------------------------| | Revision number (31:28) | xxxx | Reserved for version number. | | Device depth (27:23) | xxxxx/xxxxx | Defines the depth of 512K words. | | Device width (22:18) | xxxxx/xxxxx | Defines the width of x32 or x36 bits. | | Device ID (17:12) | xxxxxx | Reserved for future use. | | JEDEC ID code (11:1) | 00000110100 | Allows unique identification of SRAM vendor. | | ID register presence indicator (0) | 1 | Indicates the presence of an ID register. | # **Scan register sizes** | Register name | Bit size | | | |---------------|----------|--------|--| | Instruction | 3 | 3 | | | Bypass | 1 | | | | ID | 32 | | | | Boundary scan | x18:51 | x36:70 | | # **Instruction codes** | Instruction | Code | Description | |----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM outputs to high-Z state. This instruction is not 1149.1-compliant. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operations. | | SAMPLE Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a high-Z state. | | Reserved | 011 | Do not use. This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. | | Reserved | 101 | Do not use. This instruction is reserved for future use. | | Reserved | 110 | Do not use. This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. | # 165-ball BGA boundary scan order (x36) | Bit #s | Signal Name | Ball ID | |--------|-------------|---------| | 1 | SA | 8P | | 2 | SA | 9R | | 3 | SA | 9P | | 4 | SA | 10R | | 5 | SA | 10P | | 6 | SA | 11R | | 7 | SA | 8R | | 8 | DQPa | 11N | | 9 | DQa | 11M | | 10 | DQa | 11L | | 11 | DQa | 11K | | 12 | DQa | 11J | | 13 | DQa | 10M | | 14 | DQa | 10L | | 15 | DQa | 10K | | 16 | DQa | 10J | | 17 | ZZ | 11H | | 18 | DQb | 11G | | 19 | DQb | 11F | | 20 | DQb | 11E | | 21 | DQb | 11D | | 22 | DQb | 10G | | 23 | DQb | 10F | | 24 | DQb | 10E | | 25 | DQb | 10D | | 26 | DQPb | 11C | | 27 | SA | 10B | | 28 | SA | 10A | | 29 | SA | 9A | | 30 | SA | 9B | | 31 | ADV/LD | 8A | | 32 | ŌĒ | 8B | | 33 | CEN | 7A | | 34 | R/W | 7B | | 35 | CLK | 6B | | 36 | CE2 | 6A | | Bit #s | Signal Name | Ball ID | |--------|-------------|---------| | 37 | BWa | 5B | | 38 | BWb | 5A | | 39 | BWc | 4A | | 40 | BWd | 4B | | 41 | CE1 | 3B | | 42 | CEO | 3A | | 43 | SA | 2A | | 44 | SA | 2B | | 45 | DQPc | 1C | | 46 | DQc | 1D | | 47 | DQc | 1E | | 48 | DQc | 1F | | 49 | DQc | 1G | | 50 | DQc | 2D | | 51 | DQc | 2E | | 52 | DQc | 2F | | 53 | DQc | 2G | | 54 | FT | 1H | | 55 | DQd | 1J | | 56 | DQd | 1 K | | 57 | DQd | 1L | | 58 | DQd | 1M | | 59 | DQd | 2J | | 60 | DQd | 2K | | 61 | DQd | 2L | | 62 | DQd | 2M | | 63 | DQPd | 1N | | 64 | LBO | 1R | | 65 | SA | 3P | | 66 | SA | 3R | | 67 | SA | 4P | | 68 | SA | 4R | | 69 | SA1 | 6P | | 70 | SA0 | 6R | | 71 | _ | | | 72 | - | | ## **Key to switching waveforms** Rising input Falling input Undefined/don't care ## Timing waveform of read/write cycle Note: $\acute{Y}$ = XOR when $\overline{LBO}$ = high/no connect. $\acute{Y}$ = ADD when $\overline{LBO}$ = low. $\overline{BW[a:b]}$ is don't care. # NOP, stall and deselect cycles Note: $\acute{Y}$ = XOR when $\overline{LBO}$ = high/no connect; $\acute{Y}$ = ADD when $\overline{LBO}$ = low. $\overline{OE}$ is low. #### **AC test conditions** - Output load: For $t_{\text{LZC}}$ , $t_{\text{LZOE}}$ , $t_{\text{HZOE}}$ , and $t_{\text{HZC}}$ , see Figure C. For all others, see Figure B. - Input pulse level: GND to 3V. See Figure A. - Input rise and fall time (measured at 0.3V and 2.7V): 2 ns. See Figure A. - Input and output timing reference levels: 1.5V. Figure A: Input waveform Figure B: Output load (A) Figure C: Output load(B) #### **Notes** - 1) For test conditions, see "AC test conditions", Figures A, B, and C - 2) This parameter measured with output load condition in Figure C. - 3) This parameter is sampled, but not 100% tested. - 4) $t_{HZOE}$ is less than $t_{LZOE}$ , and $t_{HZC}$ is less than $t_{LZC}$ at any given temperature and voltage. - 5) $t_{CH}$ is measured high above $V_{IH}$ , and $t_{CL}$ is measured low below $V_{IL}$ - 6) This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of CLK when chip is enabled. - 7) Write refers to $R/\overline{W}$ and $\overline{BW[a,b,c,d]}$ . - 8) Chip select refers to $\overline{\text{CEO}}$ , CE1, and $\overline{\text{CE2}}$ . ## **Package dimensions** ## 100-pin quad flat pack (TQFP) | | TQFP | | | |----------------------------------|--------------|--------|--| | | Min | Max | | | <b>A1</b> | 0.05 | 0.15 | | | <b>A2</b> | 1.35 | 1.45 | | | b | 0.22 | 0.38 | | | C | 0.09 | 0.20 | | | D | 13.90 | 14.10 | | | E | 19.90 | 20.10 | | | e | 0.65 n | ominal | | | Hd | 15.90 | 16.10 | | | He | 21.90 | 22.10 | | | L | 0.45 | 0.75 | | | L1 | 1.00 nominal | | | | α | 0° | 7° | | | <b>Dimensions in millimeters</b> | | | | ## 165-ball BGA (ball grid array) ### **Ordering information** | Package & Width | -200 MHz | -166 MHz | -133 MHz | |-----------------|------------------------|------------------------|------------------------| | TQFP x32 | AS7C33512NTD32A-200TQC | AS7C33512NTD32A-166TQC | AS7C33512NTD32A-133TQC | | TQFF X32 | AS7C33512NTD32A-200TQI | AS7C33512NTD32A-166TQI | AS7C33512NTD32A-133TQI | | TOED 26 | AS7C33512NTD36A-200TQC | AS7C33512NTD36A-166TQC | AS7C33512NTD36A-133TQC | | TQFP x36 | AS7C33512NTD36A-200TQI | AS7C33512NTD36A-166TQI | AS7C33512NTD36A-133TQI | | BGA x32 | AS7C33512NTD32A-200BC | AS7C33512NTD32A-166BC | AS7C33512NTD32A-133BC | | DGA X32 | AS7C33512NTD32A-200BI | AS7C33512NTD32A-166BI | AS7C33512NTD32A-133BI | | BGA x36 | AS7C33512NTD36A-200BC | AS7C33512NTD36A-166BC | AS7C33512NTD36A-133BC | | DGA X30 | AS7C33512NTD36A-200BI | AS7C33512NTD36A-166BI | AS7C33512NTD36A-133BI | ### Part numbering guide | AS7C | 33 | 512 | NTD | 32/36 | A | -XXX | TQ or B | C/I | |------|----|-----|-----|-------|---|------|---------|-----| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 1. Alliance Semiconductor SRAM prefix 2. Operating voltage: 33 = 3.3V 3. Organization: 512 = 512k 4. NTD™ = No Turn-Around Delay. Pipelined/flow-through mode (each device works in both modes) 5. Organization: 32 = x 32, 36 = x 36 6. Production version: A =first production version 7. Clock speed (MHz) 8. Package type: TQ = TQFP; B = BGA 9. Operating temperature: $C = commercial (0^{\circ} C to 70^{\circ} C)$ ; $I = industrial (-40^{\circ} C to 85^{\circ} C)$